Συνέδριο

Συγγραφείς: Seitanidis I., Psarras A., Kalligeros E., Nicopoulos ., Dimitrakopoulos G.
Τίτλος: "ElastiNoC: A Self-Testable Distributed VC-based Network-on-Chip Architecture"
Συνέδριο: International Symposium on Networks-on-Chip (NOCS)
Editors:
Ed: Όχι
Eds: Όχι
Σελίδες:
Να εμφανιστεί: Όχι
Μήνας: Σεπτέμβριος
Έτος: 2014
Τόπος:
Εκδότης:
Δεσμός:
Όνομα αρχείου:
Περίληψη: Network-on-Chip (NoC) design tries to keep a balance between network performance and physical implementation flexibility. The adoption of Virtual Channels (VC) holds promise for scalable NoC design. VCs allow for traffic separation and isolation, enable deadlock avoidance and improve network performance. In this paper, we present ElastiNoC, a novel distributed VC-based router architecture that enjoys all the benefits offered by VCs and leads to efficient silicon-aware implementations. The proposed architecture utilizes an efficient buffering strategy and allows for modular pipelined organizations that increase the clock frequency. Moreover, it offers maximum freedom in terms of physical placement, by allowing the NoC components to be physically spread throughout the chip, irrespective of the network topology. The combined effect of all supported features enables significant delay reductions under equal performance, when compared to state-of-the-art VC-based NoC implementations. Moreover, the careful addition of self-test structures allows ElastiNoC to enjoy fully distributed Built-In Self Testability (BIST), where testing unfolds in phases and reaches high fault coverage with small test application time.